• JEDEC JESD235

JEDEC JESD235

  • HIGH BANDWIDTH MEMORY (HBM) DRAM
  • standard by JEDEC Solid State Technology Association, 10/01/2013
  • Category: JEDEC

$191.00 $96.00

The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 28b data bus operating at DDR data rates.
PDF

All of our standards document are available in PDF (Portable Document Format), an electronic, downloadable format.You will be able to download the file in your account downloads.

Multi-User Access

After purchasing, you have the ability to assign each license to a specific user.

Printable

At any time, you are permitted to make printed copies for your and your members' reference use.

JEDEC EIA 323 (R2002)

JEDEC EIA 323 (R2002)

AIR-CONVECTION-COOLED, LIFE TEST ENVIRONMENT FOR LEAD-MOUNTED SEMICONDUCTOR DEVICES..

$26.00 $51.00

JEDEC JESD6 (R2002)

JEDEC JESD6 (R2002)

MEASUREMENT OF SMALL VALUES OF TRANSISTOR CAPACITANCE..

$30.00 $59.00

JEDEC JESD340 (R2009)

JEDEC JESD340 (R2009)

STANDARD FOR THE MEASUREMENT OF CRE..

$27.00 $54.00

JEDEC JEP65 (R1999)

JEDEC JEP65 (R1999)

TEST PROCEDURES FOR VERIFICATION OF MAXIMUM RATINGS OF POWER TRANSISTORS..

$34.00 $67.00